# Vietnam National University Ho Chi Minh City Ho Chi Minh City University of Technology Department of Electronics

# **EE3043: Computer Architecture**

# **Milestone 2 Report**

Student

Pham Quang Anh — 2051034 Phan Quang Minh — 2051052

Vo Viet Hung — 2051076

Supervisor Dr. Linh Tran Hoang



11<sup>th</sup> October 2023

# EE3043: Computer Architecture

# **Table of Contents**

# **Design of a Single-Cycle Processor**

| 1. Introduction                    | 2  |
|------------------------------------|----|
| 2. Design Strategy                 | 2  |
| 2.1. ARITHMETIC LOGIC UNIT (ALU)   | 2  |
| 2.2. BRANCH COMPARATOR             | 6  |
| 2.3. LOAD STORE UNIT (LSU)         | 8  |
| 2.4. INSTRUCTION MEMORY (IMEM)     | 12 |
| 2.5. CONTROL UNIT                  | 14 |
| 2.6. REGISTER FILE (REGFILE)       | 19 |
| 2.7. IMMEDIATE GENERATOR (IMM_GEN) | 22 |
| 2.8. SINGLE-CYCLE PROCESSOR        | 24 |
| 3. Verification Strategy           | 25 |
| 3.1. Testbench – Test program      | 25 |
| 3.2. Waveform Observation          | 32 |
| 4. Evaluation                      | 36 |
| 4.1. Waveform and testbench        | 36 |
| 4.2. Application                   | 36 |
| 4.3 Evaluation                     | 39 |
| 5. Conclusion                      | 40 |

# Milestone 2

# **Design of a Single-Cycle Processor**

### 1.Introduction

In Milestone2, the purpose of this project is to create the (RISC-V) single-cycle RV32I processor that can perform some sort of operations, functions in order to understand how RV32I works and some of its basic applications via the DE2 kit.

In this report, our team confirmed that we have checked most of the criteria that are required throughout the project, especially the construction of each block and waveform's performance. This single-cycle processor can functionally perform most of the instructions in RV32I ISA (RV32I Instruction Set Architecture) and have not completely run programs inputted in the Instruction memory with some unexpected unknown.

# 2. Design Strategy

# 2.1. ALU (ARITHMETIC LOGIC UNIT)

### **Description:**

To perform operation in the processor. According to the fetched instruction, the ALU component will perform different functions.

### **Specification:**

Module name: alu component

| Signal                     | Туре                    | Size Description |                                                                                                |
|----------------------------|-------------------------|------------------|------------------------------------------------------------------------------------------------|
| operand_a operand_b alu_op | Input<br>Input<br>Input | 32<br>32<br>4    | The first operand – rs1.  The second operand – rs2.  An operation that the ALU has to perform. |
| alu_data                   | Output                  | 32               | The result of the operation.                                                                   |

# **Strategy:**

For each operation in the ALU component, we build the module that will perform the specific function and use the MUX to select the desired output for processor operation.

# **ALU Option:**

| Select signal | alu_op | Description (R-type)   | Description (I-type)   |
|---------------|--------|------------------------|------------------------|
| 0000          | ADD    | rd = rs1 + rs2         | rd = rs1 + imm         |
| 0001          | SUB    | rd = rs1 - rs2         | rd = rs1 - imm         |
| 0010          | SLT    | rd = (rs1 < rs2)? 1: 0 | rd = (rs1 > imm)? 1: 0 |
| 0011          | SLTU   | rd = (rs1 < rs2)? 1: 0 | rd = (rs1 > imm)? 1: 0 |
| 0100          | XOR    | rd = rs1 ⊕ rs2         | rd = rs1 ⊕ imm         |
| 0101          | OR     | $rd = rs1 \lor rs2$    | $rd = rs1 \lor imm$    |
| 0110          | AND    | $rd = rs1 \land rs2$   | $rd = rs1 \wedge imm$  |
| 0111          | SLL    | rd = rs1 << rs2[4:0]   | rd = rs1 << imm[4:0]   |
| 1000          | SRL    | rd = rs1 >> rs2[4:0]   | rd = rs1 >> imm[4:0]   |
| 1001          | SRA    | rd = rs1 >>> rs2[4:0]  | rd = rs1 >>> imm[4:0]  |

# **Block Diagram:**



General block diagram of the ALU



Detailed Block Diagram of the ALU.

| Components   | Input               | Output   | Description                                  |
|--------------|---------------------|----------|----------------------------------------------|
| add_com      | operand_a           | add      | add = operand_a + operand_b                  |
|              |                     |          |                                              |
|              | operand_b           |          |                                              |
| sub_com      | operand_a           | sub      | add = operand_a - operand_b                  |
|              | operand_b           |          |                                              |
| slt_sltu_com | operand_a           | slt      | slt = (operand_a < operand_b)? 1: 0          |
| Sit_Situ_com | operana_a           | Sit      | operand_u voperand_b): 1. 0                  |
|              | operand_b           | sltu     | sltu = (operand_a < operand_b)? 1: 0         |
|              |                     |          | (unsigned)                                   |
| xor_com      | operand_a           | xor_     | xor_ = operand_a \(\operand\) operand_b      |
|              |                     |          |                                              |
|              | operand_b           |          |                                              |
| or_com       | operand_a           | or_      | or_ = operand_a \times operand_b             |
|              |                     |          |                                              |
|              | operand_b           |          |                                              |
| and_com      | operand_a           | and_     | and_ = operand_a ∧ operand_b                 |
|              | onerend h           |          |                                              |
| shift_com    | operand_b operand_a | sll      | sll = operand_a << operand_b                 |
| Shirt_com    | орстанц_а           | 511      | sii — operand_a << operand_o                 |
|              | operand_b           | srl      | srl = operand_a >> operand_b                 |
|              |                     |          |                                              |
|              |                     | sra      | sra = operand_a >>> operand_b                |
| Mux10to1     | add                 | alu_data | Select the result based on the select signal |
|              | sub                 |          | alu_op.                                      |
|              | slt                 |          |                                              |
|              | sltu                |          |                                              |
|              | xor_                |          |                                              |
|              | or_                 |          |                                              |
|              | and_                |          |                                              |

EE3043: Computer Architecture

| sll    |  |  |
|--------|--|--|
| srl    |  |  |
| sra    |  |  |
|        |  |  |
| alu_op |  |  |

# 2.2. BRANCH COMPARATOR

# **Description:**

Block is used to perform **comparison** between data input (both *negative* (-) and *positive* (+) values via control signal) in the processor.

# **Specification:**

Module name: branch\_comparator

| Signal                              | Type                    | Size          | Description                                                                                                                    |
|-------------------------------------|-------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------|
| rs1_data<br>rs2_data<br>br_unsigned | Input<br>Input<br>Input | 32<br>32<br>1 | The first operand – rs1_data.  The second operand – rs2_data.  The control signal to choose data value's positive or negative. |
| br_less<br>br_equal                 | Output<br>Output        | 1 1           | The flag is active high if rs1_data < rs2_data  The flag is active high if rs1_data = rs2_data                                 |

EE3043: Computer Architecture



Detailed explanation of flow design of branch comparator block

### **Block Diagram:**



General block diagram of the Branch\_comparator

### 2.3. LOAD STORE UNIT (LSU)

### **Description:**

Component acts like the memory that can store the data performed in the processor (by using store instructions with a given memory address) in 2 different regions of memory (Data memory, output peripheral). We can load the data in 3 different regions of memory (Data memory, output peripheral and input peripheral) into the Register File of the processor for further processing.

This component is also used as a communication between the processor and peripherals of the kit DE2 by memory mapping technique to layout the structure of the memory into different regions for driving the state into the peripherals (LEDR, LEDG, HEX, ...).

### **Specification:**

Module name: dmem

| Signal | Type | Size | Description |
|--------|------|------|-------------|
|        |      |      |             |

EE3043: Computer Architecture

| clk_i   | Input  | 1  | The input clock signal.                                            |  |
|---------|--------|----|--------------------------------------------------------------------|--|
| rst_ni  | Input  | 1  | The input signal to reset memory.                                  |  |
| addr    | Input  | 32 | The address signal for store and load data in memory               |  |
| st_data | Input  | 32 | The input data for storing.                                        |  |
| st_en   | Input  | 1  | The enable signal to let data to store in.                         |  |
| io_sw   | Input  | 32 | The input data for interfacing between program and user.           |  |
| sw_en   | Input  | 1  | Enable signal for storing 32-bit input data                        |  |
| sh_en   | Input  | 1  | Enable signal for storing 16-bit input data                        |  |
| sb_en   | Input  | 1  | Enable signal for storing 8-bit input data                         |  |
| lw_en   | Input  | 1  | Enable signal for load 32-bit data from the memory                 |  |
| lh_en   | Input  | 1  | Enable signal for load 16-bit (signed extent) data from the memory |  |
| lhu_en  | Input  | 1  | Enable signal for load 16-bit data from the memory                 |  |
| lb_en   | Input  | 1  | Enable signal for load 8-bit (signed extent) data from the memory  |  |
| lbu_en  | Input  | 1  | Enable signal for load 8-bit data from the memory                  |  |
| ld_data | Output | 32 | The output data.                                                   |  |
| io_lcd  | Output | 32 | The data for lcd.                                                  |  |
| io_ledg | Output | 32 | The data for ledg.                                                 |  |
| io_ledr | Output | 32 | The data for ledr.                                                 |  |
| io_hex0 | Output | 32 | The data for hex0.                                                 |  |
| io_hex1 | Output | 32 | The data for hex1.                                                 |  |
| io_hex2 | Output | 32 | The data for hex2.                                                 |  |
| io_hex3 | Output | 32 | The data for hex3.                                                 |  |
| io_hex4 | Output | 32 | The data for hex4.                                                 |  |
| io_hex5 | Output | 32 | The data for hex5.                                                 |  |
| io_hex6 | Output | 32 | The data for hex6.                                                 |  |
| io_hex7 | Output | 32 | The data for hex7.                                                 |  |

# **Strategy:**

Using memory mapping for layouting the structure of the memory, we declare that...

| No. | Memory-mapping | Address | Bit Detailed |
|-----|----------------|---------|--------------|
|     |                |         |              |

EE3043: Computer Architecture

| 1 | Input Peripheral  | 0x9FF<br><br>0x900 | 1001 1111 1111 |
|---|-------------------|--------------------|----------------|
| 2 | Output Peripheral | 0x8FF<br><br>0x800 | 1000 1111 1111 |
| 3 | Data Memory       | 0x7FF<br><br>0x000 | 0111 1111 1111 |



Detailed explanation of flow design LSU block to select which register to store data.



**Output Peripheral:** We can easily divide Output Peripheral (register) into 11 separately places for 11 functions and can be distinguished by bit # [7 : 4] of addr input port.

| No. | Bit # [7:4] of<br>addr | Representation | Detailed bits of addr[11:0] | Function |
|-----|------------------------|----------------|-----------------------------|----------|
| 0   | 0000                   | 0x800          | 1000 <b>0000</b> 0000       | LCD      |
| 1   | 0001                   | 0x810          | 1000 <b>0001</b> 0000       | LEDG     |
| 2   | 0010                   | 0x820          | 1000 <b>0010</b> 0000       | LEDR     |
| 3   | 0011                   | 0x830          | 1000 <b>0011</b> 0000       | HEX0     |
| 4   | 0100                   | 0x840          | 1000 <b>0100</b> 0000       | HEX1     |
| 5   | 0101                   | 0x850          | 1000 <b>0101</b> 0000       | HEX2     |
| 6   | 0110                   | 0x860          | 1000 <b>0110</b> 0000       | HEX3     |

EE3043: Computer Architecture

| 7 | 0111 | 0x870 | 1000 <b>0111</b> 0000 | HEX4 |
|---|------|-------|-----------------------|------|
| 8 | 1000 | 0x880 | 1000 <b>1000</b> 0000 | HEX5 |
| 9 | 1001 | 0x890 | 1000 <b>1001</b> 0000 | HEX6 |
| A | 1010 | 0x8A0 | 1000 <b>1010</b> 0000 | HEX7 |

### **Block Diagram:**



General block diagram of the LSU

# **2.4.** INSTRUCTION MEMORY (IMEM)

### **Description:**

Responsible for storing the instructions that the processor will execute. It holds a sequence of instructions, and during each clock cycle, the processor fetches the next instruction, decodes it, executes it, and writes back the results within a single clock cycle. The instructions are read sequentially from memory and are executed in pipeline-like fashion, allowing for rapid and efficient processing of instructions.

# **Specification:**

**Module name:** Instruction Memory

| Capacity                | 32 bits   |
|-------------------------|-----------|
| Data Width              | 32 bits   |
| Structure               | ROM       |
| Read-Write Capabilities | 2047 bits |

### **Strategy:**



IMEM data flowchart

### **Block diagram:**



IMEM block diagram

# 2.5. CONTROL UNIT

### **Description:**

This component produces the greatest number of signals in the R32V processor. These signals are used to control the functions of other components (Regfile, ALU, PC\_Counter, LSU, ...) with relative instruction generated by the instruction memory.

### **Specification:**

Module name: ctr\_unit

| Signal | Type   | Size | Description                                           |
|--------|--------|------|-------------------------------------------------------|
| inst   | Input  | 32   | The 32-bit instruction is fetched into the processor. |
| br_eq  | Input  | 1    | Data from Branch Comparison, 1 if A < B.              |
| br_lt  | Input  | 1    | Data from Branch Comparison, 1 if A = B.              |
| pc_sel | Output | 1    | select PC source: 0 if P C + 4, 1 if computed in ALU. |

EE3043: Computer Architecture

| imm_sel     | Output | 5 | Select the immediate for R, I, S, B, J                          |  |
|-------------|--------|---|-----------------------------------------------------------------|--|
| br_unsigned | Output | 1 | 1 if the two operands are unsigned.                             |  |
| op_a_sel    | Output | 2 | Select operand A source: 00 if rs1, 01 if PC, 10 11 is 0 (Fo    |  |
|             |        |   | auipe instruction)                                              |  |
| op_b_sel    | Output | 1 | Select operand B source: 0 if rs2, 1 if immediate value.        |  |
| alu_op      | Output | 4 | Option for alu component.                                       |  |
| mem_wren    | Output | 1 | Write data into the LSU, 1: write, 0: read.                     |  |
| rd_wren     | Output | 1 | Enable signal for writing data into the regfile.                |  |
|             |        |   | (0: Read, 1: Write)                                             |  |
| wb_sel      | Output | 2 | Mux select signal to write into the regfile. 00: load_data, 01: |  |
|             |        |   | alu_data, 10: pc+4                                              |  |
| sw_en       | Output | 1 | Signal for LSU store operation                                  |  |
| sh_en       | Output | 1 | Signal for LSU store operation                                  |  |
| sb_en       | Output | 1 | Signal for LSU store operation                                  |  |
| lw_en       | Output | 1 | Signal for LSU load operation                                   |  |
| lh_en       | Output | 1 | Signal for LSU load operation                                   |  |
| lhu_en      | Output | 1 | Signal for LSU load operation                                   |  |
| lb_en       | Output | 1 | Signal for LSU load operation                                   |  |
| lbu_en      | Output | 1 | Signal for LSU load operation                                   |  |
|             |        |   |                                                                 |  |

# **Strategy:**

To control the data path of the processor according to the fetched instruction, we have to design the control unit that can distinguish between each type of the instruction and each function in it.

|      | Opcode  | funct3 | funct7  | Туре     |
|------|---------|--------|---------|----------|
| add  | 0110011 | 000    | 0000000 |          |
| sub  | 0110011 | 000    | 0100000 |          |
| sll  | 0110011 | 001    | 0000000 |          |
| slt  | 0110011 | 010    | 0000000 |          |
| sltu | 0110011 | 011    | 0000000 |          |
| xor  | 0110011 | 100    | 0000000 | D. Time  |
|      |         |        |         | K – Type |

EE3043: Computer Architecture

| srl   | 0110011 | 101 | 0000000 |          |
|-------|---------|-----|---------|----------|
| sra   | 0110011 | 101 | 0100000 |          |
| or    | 0110011 | 110 | 0000000 |          |
| and   | 0110011 | 111 | 0000000 |          |
| addi  | 0010011 | 000 | NA      |          |
| slti  | 0010011 | 010 | NA      |          |
| sltiu | 0010011 | 011 | NA      |          |
| xori  | 0010011 | 100 | NA      |          |
| ori   | 0010011 | 110 | NA      |          |
| andi  | 0010011 | 111 | NA      |          |
| slli  | 0010011 | 001 | 0000000 |          |
| srli  | 0010011 | 101 | 0000000 |          |
| srai  | 0010011 | 101 | 0100000 | I – Type |
| lb    | 0000011 | 000 | NA      |          |
| lh    | 0000011 | 001 | NA      |          |
| lw    | 0000011 | 010 | NA      |          |
| lbu   | 0000011 | 100 | NA      |          |
| lhu   | 0000011 | 101 | NA      | L – Type |
| sb    | 0100011 | 000 | NA      |          |
| sh    | 0100011 | 001 | NA      |          |
| SW    | 0100011 | 010 | NA      | S – Type |
| beq   | 1100011 | 000 | NA      |          |
| bne   | 1100011 | 001 | NA      |          |
| blt   | 1100011 | 100 | NA      |          |
| bge   | 1100011 | 101 | NA      |          |
| bltu  | 1100011 | 110 | NA      |          |
| bgeu  | 1100011 | 111 | NA      | В – Туре |
| jal   | 1101111 | NA  | NA      |          |
| jalr  | 1100111 | NA  | NA      | J – Type |
| auipc | 0010111 | NA  | NA      | U – Type |

EE3043: Computer Architecture



Each type of instruction has their own Opcode located from bit  $2^{nd}$  to bit  $6^{th}$  of the instruction, and each type of instruction, the different instruction will have different funct3 located from the instruction from bit  $12^{th}$  to  $14^{th}$ . For the same function but different value indicates (signed value in add – sub, srl – sra, srli - srai), the bit  $30^{th}$  in the instruction will be used to distinguish (funct7).

For each instruction, the control unit will decode it and send suitable signals to control the components in the data path for executing the instruction. Here is the table that describes the output signals of the control unit for each instruction.

|       | br_eq | br_lt | pc_sel | ImmSel | br_unsigned | op_a_sel | op_b_sel | alu_op | mem_wren | rd_wren | wb_sel |
|-------|-------|-------|--------|--------|-------------|----------|----------|--------|----------|---------|--------|
| add   | *     | *     | +4     | *      | *           | reg      | reg      | add    | read     | 1       | alu    |
| sub   | *     | *     | +4     | *      | *           | reg      | reg      | sub    | read     | 1       | alu    |
| sll   | *     | *     | +4     | *      | *           | reg      | reg      | sll    | read     | 1       | alu    |
| slt   | *     | 1     | +4     | *      | *           | reg      | reg      | slt    | read     | 1       | alu    |
| sltu  | *     | 1     | +4     | *      | *           | reg      | reg      | sltu   | read     | 1       | alu    |
| xor   | *     | *     | +4     | *      | *           | reg      | reg      | xor    | read     | 1       | alu    |
| srl   | *     | *     | +4     | *      | *           | reg      | reg      | srl    | read     | 1       | alu    |
| sra   | *     | *     | +4     | *      | *           | reg      | reg      | sra    | read     | 1       | alu    |
| or    | *     | *     | +4     | *      | *           | reg      | reg      | or     | read     | 1       | alu    |
| and   | *     | *     | +4     | *      | *           | reg      | reg      | and    | read     | 1       | alu    |
| addi  | *     | *     | +4     | I      | *           | reg      | imm      | add    | read     | 1       | alu    |
| slti  | *     | 1     | +4     | I      | *           | reg      | imm      | slt    | read     | 1       | alu    |
| sltiu | *     | 1     | +4     | -      | *           | reg      | imm      | sltu   | read     | 1       | alu    |
| xori  | *     | *     | +4     | _      | *           | reg      | imm      | xor    | read     | 1       | alu    |
| ori   | *     | *     | +4     | -      | *           | reg      | imm      | or     | read     | 1       | alu    |
| andi  | *     | *     | +4     | I      | *           | reg      | imm      | and    | read     | 1       | alu    |
| slli  | *     | *     | +4     | _      | *           | reg      | imm      | sll    | read     | 1       | alu    |
| srli  | *     | *     | +4     | _      | *           | reg      | imm      | srl    | read     | 1       | alu    |
| srai  | *     | *     | +4     | I      | *           | reg      | imm      | sra    | read     | 1       | alu    |

EE3043: Computer Architecture

|       | *     | *     |     |   | * |          |     |     |       |   |        |
|-------|-------|-------|-----|---|---|----------|-----|-----|-------|---|--------|
| lb    | Ψ     | *     | +4  | ı | Ψ | reg      | imm | add | read  | 1 | mem    |
| lh    | *     | *     | +4  | _ | * | reg      | imm | add | read  | 1 | mem    |
| lw    | *     | *     | +4  | 1 | * | reg      | imm | add | read  | 1 | mem    |
| lbu   | *     | *     | +4  | I | * | reg      | imm | add | read  | 1 | mem    |
| lhu   | *     | *     | +4  | I | * | reg      | imm | add | read  | 1 | mem    |
| sb    | *     | *     | +4  | S | * | reg      | imm | add | write | 0 | *      |
| sh    | *     | *     | +4  | S | * | reg      | imm | add | write | 0 | *      |
| sw    | *     | *     | +4  | S | * | reg      | imm | add | write | 0 | *      |
| beq   | 1     | *     | ALU | В | * | PC       | imm | add | read  | 0 | *      |
| beq   | 0     | *     | +4  | В | * | PC       | imm | add | read  | 0 | *      |
| bne   | 1     | *     | +4  | В | * | PC       | imm | add | read  | 0 | *      |
| bne   | 0     | *     | ALU | В | * | PC       | imm | add | read  | 0 | *      |
| blt   | *     | 1     | ALU | В | 0 | PC       | imm | add | read  | 0 | *      |
| bge   | 1   0 | 1   0 | ALU | В | 0 | PC       | imm | add | read  | 0 | *      |
| bltu  | *     | 1     | ALU | В | 1 | PC       | imm | add | read  | 0 | *      |
| bgeu  | 1   0 | 1   0 | ALU | В | 1 | PC       | imm | add | read  | 0 | *      |
| jal   | *     | *     | ALU | J | * | PC       | imm | add | read  | 1 | PC + 4 |
| jalr  | *     | *     | ALU | 1 | * | reg      | imm | add | read  | 1 | PC + 4 |
| auipc | *     | *     | +4  | U | * | PC       | imm | add | read  | 1 | alu    |
| lui   | *     | *     | +4  | U | * | reg (r0) | imm | add | read  | 1 | alu    |

Output control signal of the control unit

# **Block diagram:**



General block diagram of the processor control unit



Detail block diagram of the processor control unit

# 2.6. REGISTER FILE (REGFILE)

# **Description:**

Register file is a part of the processor's data path, and it stores a set of registers that can be accessed and manipulated during the execution of instructions. In a single clock cycle architecture, the register file often operates within one clock cycle,

### EE3043: Computer Architecture

meaning that register read, write, and other operations related to the registers occur in a single clock cycle.

### **Specifications:**

Module: regfile

| Size           | 32 bits                        |
|----------------|--------------------------------|
| Data Width     | 32 bits                        |
| Data Memory    | 2048 bits                      |
| Read Ports     | 2                              |
| Write Ports    | 1                              |
| Latency        | Single clock cycle access time |
| Initialization | All registers set to 0         |

### **Strategy:**

### **Register Structure:**

Registers: Create 32 registers (R0 to R31) each of 32 bits.

Data Storage: Use an array to store register data.

### **Concurrent Read Operations:**

Read Ports: Implement at least two read ports for simultaneous access to multiple registers within a clock cycle.

Parallel Read: Allow concurrent reading from registers R1 and R2 in a single clock cycle, enhancing parallelism in execution.

### **Write Operations:**

Write Port: Design a single write port to allow writing to a single register within a clock cycle.

EE3043: Computer Architecture

Write Enable Signal: Incorporate a write-enable signal to control write

operations.

**Addressing and Control Signals:** 

Address Inputs: Utilize 5-bit address inputs (read addr 1, read addr 2, and

write addr) to select registers for read and write operations.

Write Data: Provide a 32-bit data input (write data) to update the selected

register.

Control Signals: Implement clock signal for synchronization and control and a

reset signal for initialization.

**Access Time Optimization:** 

Single Clock Cycle Access: Ensure that read and write operations can be

completed within a single clock cycle to maximize efficiency.

**Zero Register Handling:** 

Zero Register (R0): Define the zero register (R0) to always return zero and

restrict write operations to this register to maintain consistency.

**Initialization:** 

Reset Behavior: On reset, initialize all registers to zero for a known state.

**Block diagram:** 

21

EE3043: Computer Architecture



Register file block diagram



Register File detail block diagram

# 2.7. IMMEDIATE GENERATOR (IMM\_GEN)

# **Description:**

Block is used to generate immediate (based on instruction input) corresponding to input signal in the processor.

# **Specification:**

Module name: imm\_gen

| Signal         | Туре           | Size    | Description                                                                                  |
|----------------|----------------|---------|----------------------------------------------------------------------------------------------|
| inst<br>immsel | Input<br>Input | 25<br>5 | The input instruction used for regenerating.  The control signal to select output data type. |
| imm            | Output         | 32      | The output data after regenerating.                                                          |

### **Strategy:**



Detailed explanation of flow design of immediate generator block

### **Block Diagram:**

EE3043: Computer Architecture



General block diagram of the imm\_gen

# 2.8. SINGLE-CYCLE PROCESSOR

# **Description:**

With the combination of all components designed in the previous path, we can build a single-cycle processor that can carry out one instruction in a single clock cycle (One clock period).

# **Specification:**

Module: singlecycle

| Signal                                            | Type                                      | Size                       | Description                                                                                                                                                    |
|---------------------------------------------------|-------------------------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| io_sw_i<br>clk_i<br>rst_ni                        | Input<br>Input<br>Input                   | 32<br>1<br>1               | The 32-bits input switch.  Positive Clock .  Low negative reset                                                                                                |
| pc_debug_o io_lcd_o io_ledg_o io_ledr_o io_hex0_o | Output Output Output Output Output Output | 32<br>32<br>32<br>32<br>32 | PC address for debugging.  32-bit data to drive LCD  32-bit data to drive green LEDs  32-bit data to drive red LEDs.  32-bit data to drive 7-segment LEDs HEX0 |

EE3043: Computer Architecture

| io_hex1_o | Output | 32 | 32-bit data to drive 7-segment LEDs HEX1 |
|-----------|--------|----|------------------------------------------|
| io_hex2_o | Output | 32 | 32-bit data to drive 7-segment LEDs HEX2 |
| io_hex3_o | Output | 32 | 32-bit data to drive 7-segment LEDs HEX3 |
| io_hex4_o | Output | 32 | 32-bit data to drive 7-segment LEDs HEX4 |
| io_hex5_o | Output | 32 | 32-bit data to drive 7-segment LEDs HEX5 |
| io_hex6_o | Output | 32 | 32-bit data to drive 7-segment LEDs HEX6 |
| io_hex7_o | Output | 32 | 32-bit data to drive 7-segment LEDs HEX7 |

# 3. Verification Strategy

### 3.1. Testbench - Test program

In this path, we write the program to test all the situations that can happen while using the processor. We consider the test program into 3 cases:

Case 1: For No Load and Store Operation in Memory

**Description:** Check the functions of the processor that do not store and load the data from LSU, just check the calculation of the processor. The program will be interrupted if the result does not satisfy the setup values.

### Program:

| #Case 1: For No load and store Operation in memory |                                                          |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------------|--|--|--|--|
| addi x1 x0 3                                       | # x1 = 3                                                 |  |  |  |  |
| addi x2 x0 5                                       | # x2 = 5                                                 |  |  |  |  |
| addi x3 x0 -9                                      | # x3 = -9                                                |  |  |  |  |
| addi x9 x0 12                                      | # x9 = 12                                                |  |  |  |  |
| # Use the register exec                            | # Use the register executed in the previous instructions |  |  |  |  |
| sub x4 x2 x3                                       | # x4 = 14                                                |  |  |  |  |
| sub x8 x4 x2                                       | # x8 = 9                                                 |  |  |  |  |
| add x2 x8 x3                                       | # x2 = 0                                                 |  |  |  |  |
| bne x2 x0 END                                      |                                                          |  |  |  |  |
|                                                    |                                                          |  |  |  |  |

```
or x2 x1 x1
                                 # Or itseft
  or x3 x1 x2
                                 \# x3 = x2 = x1
  bne x2 x3 END
                                 # Could not jump to end as x^2 = x^3 = -9
  bne x1 x3 END
                                 # Could not jump to end as x1 = x3 = -9
  ori x3 x2 0
  blt x1 x3 END
                                 # Could not jump to end
  bltu x3 x1 END
                                 #
  xor x3 x2 x1
                                 \# x3 = 0 \text{ As } x2 = x1
  bne x3 x0 END
                                 # Could not jump to end
  xori x3 x2 0xF
                                 # 1 xor (0 | 1) = 1 => x3 > x2
  blt x3 x1 END
                                 # Could not jump to end
  add x2 x0 x1
                                 \# x2 = x1
  and x3 x2 x1
                                 \# x2 = x1 = x3
  and x4 x3 x0
                                 \# x4 = 0
  bne x4 x0 END
                                 # Could not jump to end as x4 = 0
  bne x3 x2 END
                                 # Could not jump to end as x3 = x2
  beg x3 x0 END
                                 # Could not jump to end
  andi x3 x2 0
                                 \# x3 = 0
 bne x3 x0 END
                                 # Could not jump to end
  # Check shift
  auipc x7 0
                                 # Load PC value into x7 = prev_PC + 4 = 0x18
  lui x6 0x6C
                                 # shift 0x18 12 bit left
                                 #  shift x7 = 0x14 12  bit left
  slli x11 x7 12
  sll x12 x7 x9
                                 # shift x7 = 0x14 with x9 = 12 bit left and store
into x12
```

```
beq x6 x7 END
                                # Could not jump to end
  bne x6 x11 END
                                # Could not jump to end
  bne x6 x12 END
                                # Could not jump to end
# Check the sign and unsigned condition
  addi x1 x0 3
  addi x2 x0 5
  addi x3 x0 -9
  slt x5 x2 x3
                                \# x2 > x3 => x5 = 0
  sltu x6 x2 x3
                                \# x2 < x3 => x6 = 1
  beg x5 x6 END
                                # Could not jump to end
  bltu x3 x2 END
                                # Could not jump to end
  blt x2 x3 END
                                # Could not jump to end
  bge x3 x2 END
                                # Could not jump to end
  bgeu x2 x3 END
                                # Could not jump to end
```

Case 2: For Load and Store Operation in Memory

**Description:** Check the functions of the load and store instructions and the data loaded into the Regfile that can be used correctly in the next instruction.

### Program:

```
# Case 2: For load and store Operation in memory
addi x1 x0 3
addi x2 x0 5
addi x3 x0 -9
# Signed value
# Store Word
auipc x7 0 # Load PC value into x7 = prev_PC + 4
sw x3 0(x7) # Store at address [x7 + 0]
```

EE3043: Computer Architecture

```
auipc x7 0
                                   # Load PC value into x7 = prev PC + 4
  1w x4 - 8(x7)
                                   # Load at address [x7 - 8]
  1h x5 - 8(x7)
                                   # Load at address [x7 - 8]
  1b \times 6 - 8(\times 7)
                                  # Load at address [x7 - 8]
  bne x4 x3 END
                                  # Could not jump to end
  bne x5 x3 END
                                  # Could not jump to end
  bne x6 x3 END
                                  # Could not jump to end
      # Store haftword
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  sh x3 0(x7)
                                          # Store at address [x7 + 0]
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  1w x4 - 8(x7)
                                  # Load at address [x7 - 8]
  1h x5 - 8(x7)
                                  # Load at address [x7 - 8]
  1b \times 6 - 8(\times 7)
                                  # Load at address [x7 - 8]
  bge x3 x4 END
                                   # Could not jump to end although x4 can be
greater than x3 if the 2 values in the addresses after sh store is different from 0
  bne x5 x3 END
                                   # Could not jump to end
  bne x6 x3 END
                                  # Could not jump to end
      # Store byte
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  sb x3 0(x7)
                                          # Store at address [x7 + 0]
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  1w x4 - 8(x7)
                                  # Load at address [x7 - 8]
  1h x5 - 8(x7)
                                  # Load at address [x7 - 8]
  1b \times 6 - 8(\times 7)
                                  # Load at address [x7 - 8]
                                   # Could not jump to end although x4 can be
  bge x3 x4 END
greater than x3 if the 2 values in the addresses after sh store is different from 0
```

```
bge x3 x5 END
                                  # Could not jump to end although x4 can be
greater than x3 if the 3 values in the addresses after sh store is different from 0
  bne x6 x3 END
                                  # Could not jump to end
# Unsigned value
      # Store Word
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  sw x3 0(x7)
                                        # Store at address [x7 + 0]
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  1w x4 - 8(x7)
                                  # Load at address [x7 - 8]
  lhu x5 - 8(x7)
                                  # Load at address [x7 - 8]
  1bu \times 6 - 8(\times 7)
                                  # Load at address [x7 - 8]
                                  # Could not jump to end
  bne x4 x3 END
  blt x5 x3 END
                                  # Could not jump to end
  blt x6 x3 END
                                  # Could not jump to end
  # Store haftword
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  sh x3 0(x7)
                                        # Store at address [x7 + 0]
  auipc x7 0
                                  # Load PC value into x7 = prev PC + 4
  1w x4 - 8(x7)
                                  # Load at address [x7 - 8]
  lhu x5 - 8(x7)
                                  # Load at address [x7 - 8]
  1bu \times 6 - 8(\times 7)
                                  # Load at address [x7 - 8]
  blt x4 x3 END
                                  # Could not jump to end
  blt x5 x3 END
                                  # Could not jump to end
  blt x6 x3 END
                                  # Could not jump to end
  # Store byte
      auipc x7 0
                                         # Load PC value into x7 = prev PC + 4
      sb x3 0(x7)
                                        # Store at address [x7 + 0]
```

EE3043: Computer Architecture

```
auipc x7 0  # Load PC value into x7 = prev_PC + 4

lw x4 -8(x7)  # Load at address [x7 - 8]

lhu x5 -8(x7)  # Load at address [x7 - 8]

lbu x6 -8(x7)  # Load at address [x7 - 8]

blt x4 x3 END  # Could not jump to end

blt x5 x3 END  # Could not jump to end

blt x6 x3 END  # Could not jump to end
```

### Case 3: For Loop Structure

**Description:** Check the functions for jal and jalr instructions which are used to create a loop structure, which is used in the assembly program.

### Program:

```
#Case 3: For Loop Structure
  addi x1 x0 5
  addi x2 x0 8
  addi x3 x0 -1
  addi x4 x0 1
  addi x6 x0 0
LOOP1:
            bge x3 x2 LOOP2
  addi x3 x3 1
  addi x6 x6 1
                         # Count loop
  jal x5 LOOP1
LOOP2:
  addi x8 x0 9
  bne x8 x6 END
                         # 16 Loop
```

EE3043: Computer Architecture

addi x3 x0 8

addi x1 x0 1

auipc x7 0

blt x3 x1 ENDLOOP

sub x3 x3 x1

jalr x5 x7 4 # Jump to the blt instruction

ENDLOOP: auipc x70 # Show the end pc address

END:

### **Strategy:**

The test program is the combination of 3 cases programs above and in each check function path have the check instruction (using branch instruction), when the checking result of the program is wrong, the program will jump to the END program

### 3.2. Waveform Observation

### In Case 1:



|            | Basic Code    | Original Code                                                 | zero 0x00 | 000000  |
|------------|---------------|---------------------------------------------------------------|-----------|---------|
| Code       |               |                                                               | ra 0x00   | 000003  |
| 0x00300093 | addi x1 x0 3  | addi x1 x0 3 # x1 = 3                                         | sp 0x00   | 000003  |
| 0x00500113 | addi x2 x0 5  | addi x2 x0 5 # x2 = 5                                         | gp 0x00   | 000003  |
| 0xff700193 | addi x3 x0 -9 | addi $x3 \ x0 \ -9 \ \# \ x3 = -9$                            | tp 0x00   | 00000e  |
| 0x00c00493 | addi x9 x0 12 | addi x9 x0 12 # x9 = 12                                       | t0 0x00   | 000000  |
| 0x40310233 | sub x4 x2 x3  | sub x4 x2 x3 # x4 = 14                                        | t1 0x00   | 000000  |
| 0x40220433 | sub x8 x4 x2  | sub x8 x4 x2 # x8 = 9                                         | t2 0x00   | 000000  |
| 0x00340133 | add x2 x8 x3  | add $x2 \ x8 \ x3 \ \# \ x2 = 0$                              | s0 0x00   | 000009  |
| 0x1c011063 | bne x2 x0 448 | bne x2 x0 END                                                 |           | 00000c  |
| 0x0010e133 | or x2 x1 x1   | or x2 x1 x1 # Or itseft                                       |           | 0000000 |
| 0x0020e1b3 | or x3 x1 x2   | or x3 x1 x2 # x3 = x2 = x1                                    | a1 0x0    | 0000000 |
| 0x1a311a63 | bne x2 x3 436 | <pre>bne x2 x3 END # Could not jump to end as x2 = x3 =</pre> | a2 0x0    | 0000000 |
|            |               | -9                                                            | a3 0x0    | 0000000 |
| 0x1a309863 | bne x1 x3 432 | <pre>bne x1 x3 END # Could not jump to end as x1 = x3 =</pre> | a4 0x0    | 0000000 |
|            |               | -9                                                            | a5 0x0    | 0000000 |

EE3043: Computer Architecture

| Time                | ps 36    | 0 ps 37  | 0 ps     | 380 ps 3 | 90 ps 4  | 90 ps 4: | 10 ps 42 | 9 ps 43  | 0 ps 44  | 0 ps 45  | 0 ps 40  | 50 ps 47 | 70 ps 4  | 80 ps 4  |
|---------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| clk_i =1            |          |          |          |          |          |          |          |          |          |          |          |          |          |          |
| rst_ni=1            |          |          |          |          |          |          |          |          |          |          |          |          |          |          |
| pc_debug_o[31:0] =0 | 88000000 | 0000008C | 00000090 | 00000094 | 00000098 | 0000009C | 000000A0 | 000000A4 | 8A000000 | 000000AC | 000000B0 | 000000B4 | 000000B8 | 000000BC |
| addr[31:0] =0       | 8800000  | 0000008C | 00000090 | 00000094 | 00000098 | 0000009C | 000000A0 | 000000A4 | 8A00000  | 000000AC | 000000B0 | 000000B4 | 000000B8 | 000000BC |
| inst[31:0] =0       | 00300093 | 00500113 | FF700193 | 003122B3 | 00313333 | 14628063 | 1221EE63 | 12314C63 | 1221DA63 | 12317863 | 00300093 | 00500113 | FF700193 | 00000397 |
| mem[1][31:0]=0      | 00000003 |          |          |          |          |          |          |          |          |          |          |          |          |          |
| mem[2][31:0]=0      | 00000003 |          | 00000005 |          |          |          |          |          |          |          |          |          |          |          |
| mem[3][31:0]=F      | 00000000 |          |          | FFFFFFF7 |          |          |          |          |          |          |          |          |          |          |
| mem[4][31:0]=0      | 00000000 |          |          |          |          |          |          |          |          |          |          |          |          |          |
| mem[6][31:0]=0      | 0006C000 |          |          |          |          | 00000001 |          |          |          |          |          |          |          |          |
| mem[7][31:0]=0      | 0000006C |          |          |          |          |          |          |          |          |          |          |          |          |          |
| mem[8][31:0]=0      | 00000009 |          |          |          |          |          |          |          |          |          |          |          |          |          |
| mem[9][31:0]=0      | 0000000C |          |          |          |          |          |          |          |          |          |          |          |          |          |
| mem[11][31:0]=0     | 0006C000 |          |          |          |          |          |          |          |          |          |          |          |          |          |
| mem[12][31:0]=0     | 0006C000 |          |          |          |          |          |          |          |          |          |          |          |          |          |

| 0x00300093  | addi x1 x0 3   | addi x1 x0 3                                                | zero 0x00000000        |
|-------------|----------------|-------------------------------------------------------------|------------------------|
| 0x00500113  | addi x2 x0 5   | addi x2 x0 5                                                | ra 0x00000003<br>(x1)  |
| 0xff700193  | addi x3 x0 -9  | addi x3 x0 -9                                               | sp 0x00000005<br>(x2)  |
| 0x003122b3  | slt x5 x2 x3   | slt x5 x2 x3 # x2 > x3 =><br>x5 = 0                         | gp 0xfffffff7 (x3)     |
| 0x00313333  | sltu x6 x2 x3  | sltu x6 x2 x3 # x2 < x3 =><br>x6 = 1                        | tp 0x00000000 (x4)     |
|             |                | A0 - 1                                                      | t0 0x00000000          |
| 0x14628063  | beq x5 x6 320  | beq x5 x6 END # Could not<br>jump to end                    | t1 0x00000001 (x6)     |
| 0x1221ee63  | bltu x3 x2 316 | bltu x3 x2 END # Could not<br>jump to end                   | t2 0x000000bc (x7)     |
| 0x12314c63  | blt x2 x3 312  | blt x2 x3 END # Could not jump to end                       | s0 0x00000009<br>(x8)  |
|             |                |                                                             | s1 0x0000000c<br>(x9)  |
| 0x1221da63  | bge x3 x2 308  | bge x3 x2 END # Could not<br>jump to end                    | a0 0x00000000          |
| 0v12317863  | bgeu x2 x3 304 | bgeu x2 x3 END # Could not                                  | (x10)                  |
| 0.12317003  | bged AZ AS SO4 | jump to end                                                 | a1 0x0006c000 (x11)    |
| 0x00300093  | addi x1 x0 3   | addi x1 x0 3                                                | a2 0x0006c000<br>(x12) |
| 0x00500113  | addi x2 x0 5   | addi x2 x0 5                                                | a3 0x00000000          |
| 0xff700193  | addi x3 x0 -9  | addi x3 x0 -9                                               | (x13)                  |
| 0**00000000 | puing v7 0     | puing w7 0 # Tood pg1                                       | a4 0x00000000<br>(x14) |
| 0XUUUUU39/  | auipc x7 0     | <pre>auipc x7 0 # Load PC value into x7 = prev_PC + 4</pre> | a5 0x00000000          |
|             |                |                                                             | (x15)                  |

# EE3043: Computer Architecture

# In Case 2:

| Time                | ps 500   | 0 ps 510 | ps 520   | ps 530   | ps 540   | ps 550   | ps 560   | ps 570   | ) ps 580 | ps 590   | ps 600   |
|---------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| clk_i =1            |          |          |          |          |          |          |          |          |          |          |          |
| rst_ni=1            |          |          |          |          |          |          |          |          |          |          |          |
| pc_debug_o[31:0] =0 | 000000C0 | 000000C4 | 000000C8 | 000000CC | 000000D0 | 000000D4 | 8000000  | 000000DC | 000000E0 | 000000E4 | 000000E8 |
| addr[31:0] =0       | 000000C0 | 000000C4 | 000000C8 | 000000CC | 000000D0 | 000000D4 | 000000D8 | 000000DC | 000000E0 | 000000E4 | 000000E8 |
| inst[31:0] =0       | 0033A023 | 00000397 | FF83A203 | FF839283 | FF838303 | 10321463 | 10329263 | 10331063 | 00000397 | 00339023 | 00000397 |
| mem[1][31:0]=0      | 00000003 |          |          |          |          |          |          |          |          |          |          |
| mem[2][31:0]=0      | 00000005 |          |          |          |          |          |          |          |          |          |          |
| mem[3][31:0]=F      | FFFFFFF7 |          |          |          |          |          |          |          |          |          |          |
| mem[4][31:0]=0      | 00000000 |          |          | FFFFFFF7 |          |          |          |          |          |          |          |
| mem[5][31:0]=0      | 00000000 |          |          |          | FFFFFFF7 |          |          |          |          |          |          |
| mem[6][31:0]=0      | 00000001 |          |          |          |          | FFFFFFF7 |          |          |          |          |          |
| mem[7][31:0]=0      | 000000BC |          | 000000C4 |          |          |          |          |          |          | 000000E0 |          |
| mem[8][31:0]=0      | 00000009 |          |          |          |          |          |          |          |          |          |          |
| mem[9][31:0]=0      | 0000000C |          |          |          |          |          |          |          |          |          |          |
| mem[11][31:0]=0     | 0006C000 |          |          |          |          |          |          |          |          |          |          |
| mem[12][31:0]=0     | 0006C000 |          |          |          |          |          |          |          |          |          |          |
| mem[13][31:0]=0     | 00000000 |          |          |          |          |          |          |          |          |          |          |
| mem[14][31:0]=0     | 00000000 |          |          |          |          |          |          |          |          |          |          |

| 0.00000397  | auipc x7 0                   | auipc x7 0 # Load PC value             | zero 0x00000000       |
|-------------|------------------------------|----------------------------------------|-----------------------|
| 0200000000  | auipc x/ 0                   | •                                      | ra 0x00000003         |
|             |                              | into x7 = prev_PC + 4                  | (x1)                  |
| 00022-022   | 0 (7)                        | sw x3 0(x7) # Store at                 | sp 0x00000005         |
| 0x0033a023  | SW X3 U(X/)                  | , , ,                                  | (x2)                  |
|             |                              | address [x7 + 0]                       | qp 0xfffffff7         |
| 0.0000007   |                              |                                        | (x3)                  |
| 0X00000397  | auipc x7 0                   | auipc x7 0 # Load PC value             |                       |
|             |                              | into x7 = prev_PC + 4                  | tp 0xffffffff7 (x4)   |
|             |                              |                                        | (44)                  |
| 0xff83a203  | $1w \times 4 - 8(x7)$        | $1w \times 4 - 8(x7) \# Load at$       | t0 0xfffffff7         |
|             |                              | address [x7 - 8]                       | (x5)                  |
|             |                              |                                        | t1 0xfffffff7         |
| 0xff839283  | $1h \times 5 - 8 (\times 7)$ | $1h \times 5 - 8(\times 7) \# Load at$ | (x6)                  |
|             |                              | address [x7 - 8]                       | t2 0x000000e0         |
|             |                              |                                        | (x7)                  |
| 0xff838303  | $1b \times 6 - 8(x7)$        | $1b \times 6 - 8 \times 7) \# Load at$ | -0                    |
|             |                              | address [x7 - 8]                       | s0 0x00000009<br>(x8) |
|             |                              |                                        | (100)                 |
| 0x10321463  | bne x4 x3 264                | bne x4 x3 END # Could not              | s1 0x0000000c         |
|             |                              | jump to end                            | (x9)                  |
|             |                              | J                                      | a0 0x00000000         |
| 0x10329263  | bne x5 x3 260                | bne x5 x3 END # Could not              | (x10)                 |
|             |                              | jump to end                            | a1 0x0006c000         |
|             |                              | Jump to end                            | (x11)                 |
| 0×10331063  | bne x6 x3 256                | bne x6 x3 END # Could not              | a2 0x0006c000         |
| 01110001000 | 2110 110 110 200             |                                        | (x12)                 |
|             |                              | jump to end                            | ,,                    |
| 0.00000397  | auipc x7 0                   | auipc x7 0 # Load PC value             | a3 0x00000000         |
| 0.000000397 | auipc x/ U                   | -                                      | (x13)                 |
|             |                              | into x7 = prev_PC + 4                  | a4 0x00000000         |
| 000220002   | -h2 0/7\                     | -1                                     | (x14)                 |
| 0x00339023  | sh x3 0(x7)                  | sh x3 0(x7) # Store at                 | a5 0x00000000         |
|             |                              | address [x7 + 0]                       | (x15)                 |
|             |                              |                                        |                       |

# EE3043: Computer Architecture

# In Case 3:

| Time                | 1620 ps                   | 1630 ps  | 1640 ps : | 1650 ps 16 | 60 ps 16 | 70 ps 16 | 80 ps 16 | 90 ps 17 | 700 ps 17 | 10 ps 17 | 20 ps 1  | 730 ps 1 | 740 ps 17 | 750 ps 17 |
|---------------------|---------------------------|----------|-----------|------------|----------|----------|----------|----------|-----------|----------|----------|----------|-----------|-----------|
| clk_i =1            |                           |          |           |            |          |          |          |          |           |          |          |          |           |           |
| rst_ni=1            |                           |          |           |            |          |          |          |          |           |          |          |          |           |           |
| pc_debug_o[31:0] =0 | 01+ 012001D0              | 012001D4 | 012001CC  | 012001D0   | 012001D4 | 012001CC | 012001D0 | 012001D4 | 012001CC  | 012001D0 | 012001D4 | 012001CC | 012001D8  | 012001DC  |
| addr[31:0] =0       | 01+ 012001D0              | 012001D4 | 012001CC  | 012001D0   | 012001D4 | 012001CC | 012001D0 | 012001D4 | 012001CC  | 012001D0 | 012001D4 | 012001CC | 012001D8  | 012001DC  |
| inst[31:0] =0       | 00+ <mark>401181B3</mark> | 004382E7 | 00110663  | 401181B3   | 004382E7 | 00110663 | 401181B3 | 004382E7 | 0011C663  | 401181B3 | 004382E7 | 00110663 | 00000397  | 00000000  |
| mem[1][31:0]=0      | 00000001                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[2][31:0]=0      | 80000000                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[3][31:0]=F      | 00000004                  | 00000003 |           |            | 00000002 |          |          | 00000001 |           |          | 00000000 |          |           |           |
| mem[4][31:0]=0      | 00000001                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[5][31:0]=0      | 012001D8                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[6][31:0]=0      | 00000009                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[7][31:0]=0      |                           |          |           |            |          |          |          |          |           |          |          |          |           | 012001D8  |
| mem[8][31:0]=0      | 00000009                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[9][31:0]=0      | 0000000C                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[11][31:0]=0     | 0006C000                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[12][31:0]=0     | 0006C000                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[13][31:0]=0     | 00000000                  |          |           |            |          |          |          |          |           |          |          |          |           |           |
| mem[14][31:0]=0     | 00000000                  |          |           |            |          |          |          |          |           |          |          |          |           |           |

| 0x00500093  | addi x1 x0 5  | addi x1 x0 5              | zero        | 0x00000000  |
|-------------|---------------|---------------------------|-------------|-------------|
| 0x00800113  | addi x2 x0 8  | addi x2 x0 8              | ra<br>(x1)  | 0x00000001  |
| 0xfff00193  | addi x3 x0 -1 | addi x3 x0 -1             | sp<br>(x2)  | 0x00000008  |
| 0x00100213  | addi x4 x0 1  | addi x4 x0 1              | gp          | 0x0000000   |
| 0x00000313  | addi x6 x0 0  | addi x6 x0 0              | (x3)        | 0x0000001   |
| 0.0001.1000 | 1 2 0 16      |                           | (x4)        | SASSESSES I |
| 0x0021d863  | bge x3 x2 16  | LOOP1: bge x3 x2 LOOP2    | t0          | 0x000001d8  |
| 0x00118193  | addi x3 x3 1  | addi x3 x3 1              | (x5)        |             |
| 0x00130313  | addi x6 x6 1  | addi x6 x6 1 # Count loop | t1<br>(x6)  | 0x00000009  |
| 0.555550.5  |               |                           | t2          | 0x000001d8  |
| 0xff5ff2ef  | jal x5 -12    | jal x5 LOOP1              | (x7)        |             |
| 0x00900413  | addi x8 x0 9  | addi x8 x0 9              | s0<br>(x8)  | 0x00000009  |
| 0x02641063  | bne x8 x6 32  | bne x8 x6 END # 16 Loop   | s1          | 0x0000000c  |
| 0.00000103  | addi x3 x0 8  | addi x3 x0 8              | (x9)        |             |
| 0.000000193 | addi x3 x0 0  | audi X3 X0 0              | a0<br>(x10) | 0x00000000  |
| 0x00100093  | addi x1 x0 1  | addi x1 x0 1              | a1          | 0x0006c000  |
| 0x00000397  | auipc x7 0    | auipc x7 0                | (x11)       | 0x00062000  |
| 0x0011c663  | blt x3 x1 12  | blt x3 x1 ENDLOOP         | a2<br>(x12) | 0x0006c000  |
| 0x401181b3  | sub x3 x3 x1  | sub x3 x3 x1              | a3          | 0x00000000  |
|             |               |                           | (x13)       |             |
| 0x004382e7  | jalr x5 x7 4  | jalr x5 x7 4              | a4<br>(x14) | 0x00000000  |
| 0x00000397  | auipc x7 0    | ENDLOOP: auipc x7 0       | a5          | 0x00000000  |
|             |               |                           | (x15)       |             |

### 4. EVALUATION

### 4.1. Waveform and testbench

As the program is too long for capturing pictures, we just check some important path of the waveform and compare the result to the RISC V result on the website.

### 4.2. Application

In this part, we want to use the Single Cycle Processor to convert a hexadecimal number to a decimal number and display on seven-segment LEDs of the DE II kit.

After completing building the Single Cycle Processor, we continue to write the application instructions in RV32I ISA assembly and put the code to the IMEM. Moreover, we add a BCD which converts the decimal value to 7-segments LEDs at the Output peripheral of the LSU for the display of the decimal number.



BCD to 7-Segments LEDs block diagram

### About the conversion from hexadecimal to decimal:

loop:

```
addi x1 x0 0x7FF
                   # Add the value want to display on seg7 is 2047 (max)
                   # parameter HEX1
addi x2 x0 10
                   # parameter HEX2
addi x3 x0 100
addi x4 x0 1000
                   # parameter HEX3
addi x14 x0 0
                               # Clear register x14 (HEX3)
addi x13 x0 0
                               # Clear register x13 (HEX2)
addi x12 x0 0
                               # Clear register x12 (HEX1)
                               # Clear register x11 (HEX0)
addi x11 x0 0
HEX3 LOOP:
blt x1 x4 HEX2 LOOP
sub x1 x1 x4
addi x14 x14 1
                         # Increase the thousands value HEX3 to 1 after each comparision
jal x7 HEX3 LOOP
HEX2 LOOP:
blt x1 x3 HEX1 LOOP
sub x1 x1 x3
addi x13 x13 1
                         # Increase the hunreds value HEX3 to 1 after each comparision
jal x7 HEX2 LOOP
HEX1 LOOP:
blt x1 x2 HEX0 LOOP
sub x1 x1 x2
addi x12 x12 1
                         # Increase the tens value HEX3 to 1 after each comparision
jal x7 HEX1 LOOP
HEX0 LOOP:
```

```
add x11 x0 x1
                           # Increase the units value HEX3 to 1 after each comparision
# Set the display value for HEX0
addi x7, zero, -2048
sw x11, 0(x7)
# Set the display value for HEX1
addi x7, zero, -2032
sw x12, 0(x7)
# Set the display value for HEX2
addi x7, zero, -2016
sw x13, 0(x7)
# Set the display value for HEX3
addi x7, zero, -2000
sw x14, 0(x7)
jal x7, loop
```

- 1. Initialize the necessary values: x1 is initialized to 2047 (0x7FF), and x2, x3, x4 are initialized to 10, 100, 1000 respectively for the algorithm.
- 2. Initialize registers **x11**, **x12**, **x13**, **x14** to 0 to store the value corresponding to each row of the 7-segment synchronous clock (units, tens, hundreds, thousands) which address is HEX0, HEX1, HEX2 respectively.
- 3. Start **HEX3\_LOOP** loop: Check if the value of **x1** is less than **x4**. If true, exit the loop and continue to the next loop, otherwise subtract **x4** from **x1**, increase the value of **x14** by 1 and repeat the loop.
- 4. Continuing with **HEX2\_LOOP** and **HEX1\_LOOP**, do the same as **HEX3\_LOOP** for the values of **x3** and **x2**, increasing the values of **x13** and **x12** respectively.

EE3043: Computer Architecture

5. **HEX0 LOOP**: Add the current value of x1 to x11, matching the row value unit.

6. The final code of this section is to set the value of the registers (x11, x12, x13, x14) to

the required position to display **HEX0**, **HEX1**, **HEX2** on the 7-segment LED.

7. Finally, execute **jal x7**, **loop** to start the loop again.

4.3. Evaluation

**Structure:** 

About the structure, we have added a new BCD to 7 segments for the application at the

output so that the display can be doing well.

**Instruction execution time:** 

The Single Cycle Processor assumes that each instruction is executed in one clock cycle.

However, the assembly code includes many statements and loops, it can make execution

time slow and affect the performance.

**Command dependency:** 

All commands are carefully tested and checked to run effectively before being added to the

Single Cycle Processor to ensure that it can display the decimal value on the 7-segments.

Performance:

The Single Cycle Processor is typically designed to execute basic instructions in one clock

cycle and does not respond well to complex or multi-branch code but in this case, we see

that the processor is still doing well to solve this problem efficiently.

**Memory management:** 

In this case, the data memory of this processor is from 0 to 2047 bits so it is very

convenient for storing and doing this application.

39

### 5. CONCLUSION

In conclusion, the development of a single-cycle processor based on the RV32 Instruction Set Architecture (ISA) has been a comprehensive and enlightening project. The primary goal of this endeavor was to design a processor capable of executing RV32 instructions in a single clock cycle, emphasizing simplicity and straightforward execution.

The successful completion of this project underscores the importance of a systematic approach to processor design, encompassing architecture, instruction set implementation, and rigorous testing methodologies. The project not only enhanced understanding of the RV32 ISA but also provided valuable insights into the challenges and considerations involved in designing processors for real-world applications.